Loading...

Proceedings of

International Conference on Advances In Engineering And Technology ICAET 2014

"A NEW TECHNIQUE FOR DESIGNING LOW POWER 2-BIT MAGNITUDE COMPARATOR"

K. G. SHARMA SHIWANI SINGH, TRIPTI SHARMA
DOI
10.15224/978-1-63248-028-6-02-26
Pages
122 - 126
Authors
3
ISBN
978-1-63248-028-6

Abstract: “In this paper a new logic technique and hence circuit design has been proposed for the implementation of magnitude comparator. This proposed 2-Bit magnitude comparator is design to improve power consumption as well as on-chip area than its peer design. The proposed 2-Bit magnitude comparator has threshold loss of 13%-20%. This threshold loss is due to PTL (Pass Transistor Logic) logic applied at the input end and at the output end TG (Transmission Gate) logic is used, this is done to reduce the number of transistor. The schematic of 2-Bit magnitude comparator is designed using Tanner EDA Tool version 12.6 at 45nm technology.”

Keywords: Magnitude Comparator, TG logic, Proposed Technique and Low Power

Download PDF