Loading...
Proceedings of
International Conference On Advances In Electronics, Electrical And Computer Science Engineering EEC 2012
"ANALYSIS AND SIMULATION OF A LOW-LEAKAGE 10T SRAM BIT-CELL USING DUAL-V TH SCHEME AT DEEP SUB MICRON CMOS TECHNOLOGY"
MANISHA PATTANAIK
R.K.SINGH
S.BIRLA
SVEEN NAGPAL
NEERAJ KR. SHUKLA
DOI
10.15224/978-981-07-2950-9-9403
Pages
84 - 87
Authors
5
ISBN
978-981-07-2950-9
Abstract: “Exponential growth of battery powered portable applications demanding new SRAM cell topologies with low-leakage. In this work, an analysis and simulation on P-P-N based 10T SRAM cell using dual-Vth scheme (at deep sub-micron technology) is presented. This work achieved stand-by leakage reduced by 74% and 77% at VDD=0.8V and VDD=0.7V respectively without losing cells performance at an area power trade-off. The simulation is being performed at 45nm CMOS technology, Vthn = 0.22V, Vthp = 0.224V, VDD = 0.7 and 0.8V, and at T=27°C.”
Keywords: Low power SRAM, Schmitt trigger, deep sub